Abstract
This paper presents a detailed overview of the process steps involved in the hybrid integration process of III-V infrared detector arrays and silicon readout electronics. This process is divided in distinct parts: the postprocessing of the Silicon readout circuit, the Indium solderbump formation by electroplating and the flip-chip process. In contrast to commercially available hybrid arrays, the indium solderbump technology is applied to the III-V array only and not to the silicon readout. This causes specific requirements to the III-V metallization sequence prior to electroplating in order to obtain proper reflow. Two different silicon post-processing schemes are described. Arrays of 128 × 128, 256 × 256 and 320 × 256 In(Ga)As and InAsSb photovoltaic infrared detectors have been integrated with dedicated in-house and commercial readout using this process. The feasibility of achieving 10 μm hybrid integration pitch is also shown.
| Original language | English |
|---|---|
| Pages (from-to) | 60-64 |
| Number of pages | 5 |
| Journal | IEEE Transactions on Advanced Packaging |
| Volume | 26 |
| Issue number | 1 |
| DOIs | |
| Publication status | Published - Feb 2003 |
Keywords
- Electroplating
- Flip-chip
- Hybrid detector arrays
- Hybrid integration
- Indium solderbumps
- Photovoltaic infrared detectors
- Silicon postprocessing